





# **ENCAPSULANT SELECTION FOR INCREASED PID RESISTANCE** IN MODULES MADE WITH HETEROJUNCTION SOLAR CELLS

Olatz Arriaga Arruti<sup>1</sup>, Luca Gnocchi<sup>1</sup>, Alessandro Virtuani<sup>1</sup>, Christophe Ballif<sup>1,2</sup>

<sup>1</sup> École Polytechnique Fédérale de Lausanne (EPFL), Institute of Microengineering (IMT), Photovoltaics and Thin Film Electronics Laboratory (PVLAB), 2000 Neuchâtel, Switzerland <sup>2</sup>CSEM, PV-center, 2000 Neuchâtel, Switzerland e-mail: olatz.arriagaarruti@epfl.ch

# **Goals and Motivations**

- Potential induced degradation (PID) causes a severe performance loss in PV modules in the field.
- PID is widely studied in conventional crystalline silicon (c-Si) modules (i.e. Al-BSF)<sup>[1]</sup>, but not in new technologies that will have the largest market share in the near future (e.g. silicon heterojunction (SHJ) solar cells).
- In conventional PV modules, PID can be prevented by using high-volume resistivity encapsulants<sup>[2]</sup>.
- We study the impact of seven different encapsulants in SHJ glass/glass (G/G) modules encapsulated with and without an edge seal.

| Temperature/<br>RH | Cell<br>technology | Encapsulants                                     | Module design | Voltage                                  |                                                                        |  |
|--------------------|--------------------|--------------------------------------------------|---------------|------------------------------------------|------------------------------------------------------------------------|--|
| 85°C/85%           | SHJ                | lonomer<br>TPO<br>3 POEs (A, B, C)<br>EVA<br>PVB | G/G           | -1000 V (2x)<br>0 V (2x)<br>+1000 V (2x) |                                                                        |  |
|                    |                    |                                                  | G/G – ES      | -1000 V (2x)<br>0 V (2x)<br>+1000 V (2x) | IEC TS 62804-1:2015 <sup>[3]</sup> : 60°C/85°C, 85% RH, 96h G/G G/G-ES |  |

## **Experimental work**

Results

1. Comparison of Applied Voltage in G/G modules vs Module Configuration at -1000 V – 500 h of test





Degradation in  $J_{sc}$  and  $V_{oc} \rightarrow optical$  and passivation losses.

transmission rate (WVTR)<sup>[4]</sup>.

### Conclusions

- **PID can be prevented** in SHJ modules using the **appropriate encapsulant** and **module configuration** design.
- PID in SHJ modules takes place when the cells are **negatively biased** with respect to the grounded frame (i.e. -1000 V).
- Modules encapsulated with lonomer, POE and TPO do not suffer from PID (even after 500 h of test).
- **PID is prevented** in modules encapsulated with EVA by using an edge sealant.

Acknowledgements: This work has been funded by the European Commission as part of the Horizon 2020-GOPV Project. We thank CEA-INES for providing test material (SHJ solar cells).

[1] Luo, Wei, et al. "Potential-induced degradation in photovoltaic modules: a critical review," Energy & Environmental Science (2017).

[2] Virtuani, Alessandro, et al. "One-type-fits-all-systems: Strategies for preventing potential-induced degradation in crystalline silicon solar photovoltaic modules," Progress in Photovoltaics: Research and Applications (2018).

[3] IEC, "IEC TS 62804-1:2015 Photovoltaic (PV) modules - Test methods for the detection of potential-induced degradation - Part 1: Crystalline silicon," (2015).

[4] López-Escalante, M. C., et al. "Polyolefin as PID-resistant encapsulant material in PV modules." Solar Energy Materials and Solar Cells (2016).